# Through silicon vias technology for CMOS image sensors packaging

 $\textbf{Conference Paper} \ \textit{in} \ \mathsf{Proceedings} \, \text{-} \, \mathsf{Electronic Components} \, \mathsf{and Technology Conference} \cdot \mathsf{June} \, \mathsf{2008}$ DOI: 10.1109/FCTC.2008.4550028 · Source: IEEE Xplore CITATIONS READS 64 488 10 authors, including: Muriel Neyret Atomic Energy and Alternative Energies Commission Atomic Energy and Alternative Energies Commission 59 PUBLICATIONS 659 CITATIONS 7 PUBLICATIONS 139 CITATIONS SEE PROFILE SEE PROFILE Atomic Energy and Alternative Energies Commission 55 PUBLICATIONS 728 CITATIONS SEE PROFILE Some of the authors of this publication are also working on these related projects: PhD thesis View project Rheology of nuclear glass melts containing platinum group metals View project

# Through Silicon Vias Technology for CMOS Image Sensors Packaging

D. Henry, F. Jacquet, M. Neyret, X. Baillin, T. Enot, V. Lapras, C. Brunet-Manquat, J. Charbonnier, B. Aventurier, N. Sillon CEA-LETI, MINATEC, 17 rue des Martyrs, 38054 Grenoble Cedex 9 – France

#### **ABSTRACT**

In this paper a low temperature 'via-last' technology will be presented. This technology has been especially developed for CMOS image sensors wafer level packaging. The design rules of the vias will be briefly described and then, the steps of the technology will be presented: glass wafer carrier bonding onto the silicon substrate, silicon thinning and backside technology including specific steps like double side lithography, silicon deep etching, silicon side wall insulation, vias metallization and final bumping. Morphological and electrical characterizations of the vias-last technology will be showed and discussed. Finally, a picture obtained with the TSV CMOS Image Sensor (TSV CIS) will be presented.

**Key words:** Through Silicon Vias (TSV) – CMOS image sensors (CIS) - Advanced packaging – Wafer level technologies

## INTRODUCTION

Systems integration is clearly a driving force for innovation in packaging and the need for miniaturization has led to new architectures which combine disparate technologies. In particular, when several die have to be connected in a small package, stacking would appear to be the best solution. However, this 3D packaging approach has to satisfy the constraints of high interconnections density and high data throughput in conjunction with good signal integrity, and reliability while maintaining a low cost. Today, several different approaches have been developed in order to perform 3D packaging. Those include technologies such as SiP (System in Package), SoC (System on Chip), SoP (System On Package) [1], or SoW (System On Wafer). SoW is a new concept for heterogeneous integration, which has previously been presented in various papers [2] [3].

One of the key technologies for 3D integration and wafer level packaging is Through Silicon Vias (TSV). It is a very promising technology for the replacement of wire bonding. This approach is very relevant, especially for the point of view of size reduction, performance enhancement and cost reduction.

Thus, this technology is becoming mandatory for 3D components integration (e.g memory stacking), or MEMS structure packaging. Nevertheless, one of the most advanced applications using TSV is currently the packaging of CMOS image sensors (CIS). Many papers have been recently published in this domain, presented different approaches for CIS wafer level packaging [4] [5] [6]. The potential markets for this application are really huge (mobile phone, automotive, medical...) and the challenges in terms of cost savings and technology integration are very aggressives.

A new technology for CIS packaging has been developed in LETI and will be presented in this paper. This technology is based on a via-last approach in association with an adapted bonding for optical applications. The initial requirements were very strict in terms of CIS final performances:

- Minimum degradation of optical performances compared to classical CSP (Chip Scale Packaging) image sensors: maximum of 12% losses for optical sensor sensitivity.
- Minimum via electrical resistance ( $< 1\Omega$ )
- Low temperature processes in order to be compatible with CIS micro-lenses presence (< 200°C).

The complete via-last technology will with morphological characterizations will so be presented. Moreover, the vias electrical performances will be shown and the optical results obtained on a VGA CMOS image sensor will be also presented.

#### DESIGN

The design of the TSV in this project had to be compatible with the existing technology of CIS on the front side. The main idea was to develop a "TSV design kit", compatible with the contact pads on the front side, and finally reusable for other CIS geometries. The complete design rules manual for TSV will be presented in detail in another paper but a first approach of this design rules kit with some information about the TSV geometries will be given just below.

The CIS size was 3,68 x 3,16 mm² with 23 front side contacts to connect to the backside. The front side pad size was 80  $\mu\text{m}^2$ . We designed a circular via with a diameter of 70  $\mu\text{m}^2$ , allowing us to have 5  $\mu\text{m}$  enclosure with the pad edge. This design rule was critical in term of subsequent double side alignment, taking into account the double side misalignment and the run-out between the soda lime mask, used for lithography steps, and the wafer. A general view of the backside design is presented on figure 1 (all layers). The different layers we designed on the backside were:

- Vias etching
- Vias metallization and backside metal rerouting
- · Metal passivation
- Under bump metallurgy

A detailed view of the TSV geometry is presented on figure 2. The metal enclosure around vias on the backside (in grey on figure 2) was fixed at a minimum of 20  $\mu$ m to ensure a good electrical contact on the edge of the cavity. The minimum pitch of the vias was 150  $\mu$ m. Consequently, the minimum distance between backside metal contact on the vias was  $40\mu$ m (fig. 2). The minimum width of the backside metal line was  $30\mu$ m (fig. 2). The minimum diameter of the backside pad opening was  $220~\mu$ m for passivation and  $250\mu$ m for UBM (not showed on the figures).





Figure 1: Back side design

Figure 2: TSV design details

## **TECHNOLOGY**

#### General presentation

This new post process for vias-last technology included 8 main technological steps (not included characterization steps):

- Silicon/Glass bonding
- Silicon edge grinding and thinning
- Vias etching
- Vias insulation
- Vias metallization
- Metal protection (passivation)
- Under bump metallurgy achievement
- Balling

The general process flow of the technology is presented on figure 3.



Figure 3: Main steps of the vias-last process flow

## Silicon / Glass bonding

The first step of the TSV technology for CIS packaging was the bonding of a 200 mm glass wafer onto a 200 mm silicon wafer. The complete technology of CIS was done on silicon wafer front side: Cmos technology (FEOL), interconnection levels (BEOL) and colorization levels (color filter and micro-lenses). Then, the silicon wafer was prethinned to 380  $\mu$ m in order to simplify the subsequent bonding and final thinning. The bonding was a critical step for the TSV technology: actually, the quality of the bonding and the adherence between the glass and the silicon wafer had to be optimized in order to avoid following delamination or defects (cracks) during the backside TSV process.

In this work, the glass wafer handler we used was a Borofloat<sup>TM</sup> from Planoptik. The coefficient of thermal expansion (CTE) of this glass was very close to the silicon (3.2 ppm/°C for Borofloat and 2.6 ppm/°C for Si) and avoided to have a CTE mismatch between both wafers. This CTE matching allowed to decrease the thermo-mechanical stress between both substrates during the TSV technology. The thickness of the glass carrier was 500  $\mu$ m  $\pm$  5  $\mu$ m and the maximum TTV was less than 5 µm. The surface roughness was less than 2 nm and the maximum bow was less than 100 µm. For the bonding, we used an optical glue from Ablestik company. The product was the ABLELUX® OGR 150THTG. It was a single component, photocurable, non-conductive adhesive designed for high throughput optoelectronic assembly applications. This material featured a high glass transition temperature and a refractive index of 1.50. One major advantage of this product was also to be curable either by using UV lamp or thermal process. In that case, the optimized thermal budget for curing was 1h @ 110°C or 2h @ 95°C. The targeted thickness of the glue layer was approximately 10 um. The spin curve of the OGR glue is presented on figure 4. The right velocity for the targeted thickness to 10 µm was around 2500 RPM.



Figure 4: OGR glue spin curve

We also characterized the behaviour of the glue versus the process temperature. We achieved Thermo Gravimetry Analysis (TGA) in order to quantify the weight losses of the glue versus the temperature. This analysis was very important in order to anticipate the outgassing of the glue during the TSV process and to fix the temperature process window of the TSV technology. The TGA result is shown on the figure 5. We were able to conclude that:

- After the real cure process done, the OGR 150 THTG glue is stable up to 210°C.
- Between 50°C and 260°C (higher temperature in the TSV process), the weight loss is 2.4%.

The bonding process between silicon and glass has been optimized in order to prevent bubbles in the glue layer. Actually, bubbles were able to generate delamination issues between glass and Silicon. The suppression of the bubbles was obtained by using an outgassing step before bonding. The effect on the bubbles formation is shown on figures 6 & 7.



Figure 5: TGA of the OGR glue after cure process



Figure 6: Full layer bonding without outgassing (x 10)



**Figure 7 :** Full layer bonding with optimized process (x 10)

Finally, using these characterizations and process developments, an optimized bonding profile has been defined. This profile is shown on figure 8. The main steps of the bonding profile were:

- 1- *Glue outgassing step*: temperature 40°C Chamber pressure: 10<sup>-4</sup> mbar No bonding head pressure.
- 2- Ramp up step: from 40°C to 110°C Ramp up time: 17° Chamber pressure: 10<sup>-4</sup> mbar Bonding head pressure: 4 bars
- 3- *Bonding step*: Temperature 110°C Time around 30' Atmospheric pressure Bonding head pressure: 4 bars.
- 4- *Cooling step*: Temperature ramp down from 110°C to RT Time around 20° Atmospheric pressure No bonding head pressure.

The final Si/glass stack after bonding is presented in figure 9.



Figure 8 : OGR glue bonding profile



Figure 9: 200 mm Si/Glass stack

#### Silicon edge grinding and thinning

The step after bonding was the Silicon thinning. In our project, this step was divided in four parts:

1- Silicon edge grinding: this step has been introduced into the technology after first thinning experiments. We observed a lot of defects (cracks, delaminations) all around the edge of the wafer (fig. 10). These defects were due to a non-bonded area at the extreme edge of the wafer. Thanks to edge grinding before thinning, these defects have been suppressed (fig. 11).



Figure 10 : Si thinning without edge grinding



**Figure 11:** Si thinning with edge grinding

- 2- Coarse grinding: this step allowed to thin the Silicon until 100 μm.
- 3- Fine grinding: this step allowed to thin the Silicon until  $80 \mu m$ .
- 4- Stress release: in this project, the stress release of the silicon layer was done by Chemical Mechanical Polishing (CMP). The final targeted thickness of the silicon was 70 µm.

The bow characterization of the final stack after bonding and after thinning has been performed by using a mechanical profilometer (fig. 12). The final bow of the 200 mm Si/glass stack after thinning was around 150 / 200  $\mu$ m. This value was compatible with the automatic handling in our tools. The bow uniformity was good, except for one stack (W23).



Figure 12: Bow of the Si/glass stack after bonding & thinning

## Vias etching

The first step of de vias etching was a double side lithography. Actually, it was necessary to align the vias lithography on the back side with the metal 1 pad on the front side. The alignment was done by using a Mask Aligner tool (Suss MA8 or EVG 640) with a double side alignment option. In our case, the alignment of the front side of the wafer with the mask was achieved through the glass wafer carrier. The thickness of the backside positive resist was 5  $\mu$ m  $\pm$  0.1  $\mu$ m. The alignment accuracy we needed between both faces was  $\pm$ 1 um. Indeed, we had 5 um enclosure between via and pad. Taking into account the misalignment due to lithography operation and the run-out between mask and Si/glass stack, this accuracy was mandatory. After lithography step and before etching, we performed infrared characterizations in order to check that the alignment between pad and backside lithography was good (fig. 13).

Then, the etching step of the vias was able to begin. The silicon deep etching of the vias has been achieved in an ALCATEL AD 100 tool, by using a classical Bosch process with alternative steps of etching (SF6) and passivation (C4F8). The etching rate was  $7 \mu m/min$  with a uniformity of

 $\pm$  3 % (Fig. 14). We used a mechanical clamping between the Si/glass stack and the tool cooling chuck. We characterized the scalloping on the side wall of the vias (Fig. 15). This phenomenon was due to the Bosch alternative steps process and was appear to be an issue for subsequent insulation deposit steps. The results of the scalloping measurements are shown on the figure 16. In our process, the maximum scalloping was less than 0.6 µm height and 0.15 µm width.



Figure 13: IR view of the via/pad alignment after lithography



Figure 14: Backside view of the Metal pad on the front side after via etching



Figure 15: Scalloping on the via side wall

|                         | Edge | Mid radius | Center |
|-------------------------|------|------------|--------|
| Scall oping Height (µm) |      |            |        |
| Тор                     | 0.52 | 0.53       | 0.55   |
| Mid                     | 0.55 | 0.49       | 0.56   |
| Bottom                  | 0.47 | 0.52       | 0.50   |
| Scalloping width (µm)   |      |            |        |
| Top                     | 0.12 | 0.11       | 0.11   |
| Mid                     | 0.15 | 0.11       | 0.13   |
| Trottom                 | 0.15 | 0.13       | 0.16   |

Figure 16: Scalloping measurement chart on the via side wall

The last step of the vias etching is the SiO<sub>2</sub> layer removal at the bottom of the cavity. We used a Reactive Ion Etching (RIE) tool from NEXTRAL with a CHF3/SF6 mixed gas plasma. The etch rate at the bottom of the cavity was 50 nm/min. We used a laser interferometry technique for endpoint at the bottom of the cavity in order to stop the etching process on the metal pad.

#### Vias insulation

The vias side wall insulation was one of the most critical step of the TSV technology. Actually, we had to find a tradeoff between two opposite elements: the maximum temperature we were able to reach with the image sensor on the front side (200°C) and the conformality of the deposit. Firstly, we had to define what the conformality of the insulation layer oxide was. We defined two different conformalities (Fig. 17):

- The top/side conformality, which was the ratio between the side wall thickness at the bottom (b) and the thickness on the top (a).  $C_{ts} = b / a$
- The top/bottom conformality, which was the ratio between the thickness at the bottom (c) and the thickness on the top (a).  $C_{tb} = c / a$



Figure 17: Conformality definition

The most difficult conformality to optimize was obviously the

For the side wall vias insulation layer, we used a low temperature PECVD SiO<sub>2</sub>. The tool was a STS Multiplex CVD and the gas was a mixture of SiH<sub>4</sub> and N<sub>2</sub>. The susceptor temperature was 150°C and the deposit rate was around 250 nm/min. The measured thickness uniformity of this deposit was less than 3% @  $3\sigma$  (measured on 49 points). We also measured 100 MPa compressive stress on our layer and a refractive index to 1,549 @ 632.8 nm. Finally, the breakdown electrical field has been measured and was around 700 V/um. We characterized the conformality of our deposit by using SEM cross section after sawing into the cavities (Fig. 18 to 21). These cross sections showed that:

- The step coverage of the insulation layer is correct but had to be optimized in order to suppress the "ears" at the top. Actually, this extra deposit was able to create defects during the subsequent metallization deposit.
- The thickness on the side wall at the bottom of the cavity is 0.4 µm for a deposition of 3.1 µm on the top so, C<sub>ts</sub> is 12 %.
- The thickness at the bottom of the cavity is 0.6 µm for a deposition of 3.1  $\mu$ m on the top, so  $C_{tb}$  is 18 %.



Figure 18: Top view of the cavity



Figure 20: Side wall at the bottom of the cavity



Figure 19: Side wall in the middle of the cavity



Figure 21: Bottom of the cavity

These conformality values were quite good for a technological demonstration but not enough for an optimized TSV technology. It was the reason why we started a study on low temperature insulation layer optimisation. This study is currently on going and will be done on different tools (Applied Materials - Precision 5000 and ALCATEL AMS 110) with different processes. The results of this study will be presented in a future paper.

# Vias metallization

The following step was vias metallization. Five elementary steps were necessary to perform this metallization:

- Seed layer deposition.
- Lithography for vias metallization and rerouting.

- Cu electroplating.
- Dry film stripping.
- Seed layer etching.

The seed layer we used for our TSV technology was a sputtered Ti/Cu layers. This technology was not conformal and a thickness of 0.2 µm of Ti and 1 µm of Cu has been deposited in order to ensure an electrical continuity into the cavity to start electroplating. This seed layer deposition optimization is currently in progress, in terms of conformality and material (diffusion barrier efficiency). We then achieved a lithography on the seed layer, in order to have Cu metal into the cavity and to define the backside rerouting. This lithography was done by using a dry film instead of a classical resist. Actually, the dry film avoided to have any resist to remove into the cavity (Fig. 22 & 23). The drawback of this product was its resolution but it was compatible with our geometries. We used a dry film from DUPONT<sup>TM</sup> (MX 5015) whose resolution was around 10 µm.





Figure 22: Dry film on backside

Figure 23: Dry film on backside (vias details)

Then, the Cu electroplating has been done. We targeted a thickness of 7 um in order to compensate the etched Cu during the seed layer etching. The final target was to have a 6 um Cu layer on the backside. The stripping of the film was performed by using EKC 108 stripper at 60°C. The next step was the seed layer etching. We etched the Cu layer by ion beam etching (Ar plasma) and the Ti layer by using a wet etching solution of HF 1% (Fig. 24 & 25).

For all these metallization steps, optimization studies are currently on going. Optimized results and characterizations will be presented in a following paper.





Figure 24: Vias after Cu ECD and seed layer etching



Figure 25: details of via after Cu ECD and seed layer etching

#### Metal passivation / UBM metallization

The next steps of the TSV technology were the Cu protection by using a photosensitive polymer (BCB 4024 from Dow Chemical<sup>TM</sup>) and the Under Bump Metallurgy (UBM) deposition by sputtering.

The targeted thickness of the BCB was 6 µm and it was deposited by classical spin coating technique. The Cu layer covering is not optimized (see next paragraph, morphological characterizations) and a spray coating deposition study is currently in progress in LETI.

For the UBM deposition, we used three different materials:

- Titanium (0.2 µm) for adherence enhancement between BCB/Cu and the rest of the UBM stack.
- Nickel (0.6 µm) for diffusion barrier and subsequent bump wettability on UBM pad.
- Gold (0.1 µm) for nickel oxidization prevention before bumping.





Figure 27: details of Cu passivation and UBM on backside

Figure 26: Cu passivation and UBM on backside

#### **Bumping**

The final step on the backside was the bumping. We used 500 µm diameter balls. The material was a lead-free alloy (SnAgCu) and we performed balling by using a collective technology based on automatic ball placement through a metal mask. Then, the complete stack (metal mask + wafer + balls) was introduced in a furnace for a reflow step at 260°C. The metal mask was removed by hand after cooling and the balling yield was close to 100% for all wafers (Fig. 28).



Figure 28: Backside view after balling

# **RESULTS**

#### Morphological characterization

Some SEM cross sections have been done at the end of the technology in order to characterize the different steps of our TSV technology. The cross sections have been performed by sawing into the cavity and polishing in order to eliminate the sawing defects. Two main areas of interest have been particularly characterized: the cavity of the vias and the ball pad. The results for the cavity are shown on figures 29 to 31. These cross sections showed that:

- The insulation layer provided a good step coverage (Fig. 30) at the top of the cavity.
- The insulation layer was continue until the bottom of the cavity and ensured a cross-link with the frontside insulation layer (Fig. 31).
- We observed some defects into the insulation layer, especially at the cavity bottom (Fig. 31).

- Complementary characterizations are in progress to identify the defects origin.
- The Cu conformality was very good. The step coverage was excellent (Fig. 30) and the thickness at the bottom of the cavity was around 4 µm (70% of conformality).
- The polymer passivation of the Cu layer created a membrane at the top of the cavity instead of a complete Cu covering into the vias (Fig. 29 & 30). It was due to our spin coating technique for passivation layer deposit. One of the next optimization we plan is to develop spray coating deposit in order to avoid this type of membrane.







Figure 30: Detail of the via step coverage



Figure 31: cavity Bottom Detail

The second region of interest for cross sections is the ball pad. The first pad was a 300 µm Cu circle. Then, the passivation layer was opened at the top of the Cu pad and a UBM layer was defined above the Cu pad, with an enclosure of 15 µm (Fig. 32). The slopes of the photosensitive polymer used for passivation layer were very smooth (around 30° -Fig. 33) and allowed a very good coverage of the UBM layer on the passivation. These slopes allowed to decrease the stress and the delaminations between UBM layer and passivation.



Figure 32: Cross section of the ball pad



Figure 33: Detail of the ball pad edge

To conclude, these cross sections showed that the behaviour of the different layers of our TSV technology was very close to the initial morphological requirements. Nevertheless, we needed to focus our efforts on the insulation layer conformality and defectivity.

## **Electrical tests set-up**

An electrical test set-up was defined in order to evaluate the TSV technology and to calculate the electrical yield of our technology. The critical step of the TSV technology was the contact opening on metal pad at the bottom of the cavity. In parallel, one of the main requirement from our customer was to reach less than one ohm for electrical resistance (1  $\Omega$ ) for each via plus rerouting track. So, we defined an electrical test to check in the same measure the contact opening into the cavity and the vias resistance. The test set-up (Fig. 34) was a short Daisy Chain between Al front side pads and back side TSV. This Daisy chain was formed by using two ground pads on the front side, connected by an Al line. The resistance of the two pads and the line was 2  $\Omega$  (measured before glass bonding). Then, the two pads have been connected to the back side during the TSV process (Cu via, line and pads). The resistance measurements have been obtained by using a four point probe technique (Fig. 34) on every device on each wafer. The targeted value range was between 2 and 4  $\Omega$ . Actually, for values less than 2  $\Omega$ , the vias were considered as short circuit. For values more than 4  $\Omega$ , the vias didn't meet the customer requirement. Thanks to this resistance cartography for every wafer, we were able to calculate the electrical yield of the TSV technology.



Figure 34: Vias Electrical test set up

#### **Electrical results**

The electrical results on the first TSV wafers were very encouraging. The mean resistance of the associated vias + Cu line + Cu pad on the back side was around 0.7  $\Omega$  (Fig. 35 – resistance values presented for 2 vias). These values have been obtained for the first three wafers processed with our TSV technology. The number of measured values on each wafer was around 1200 (number of devices per wafer). With these values we were able to calculate the electrical yield (Fig. 35 – orange line). For the first three wafers the minimum yield was 87 %. This was a very encouraging result, taking into account that the technology was not completely optimized for these first wafers. We also used an electrical mapping software (GAMME TM) linked to an automatic tool (Electroglas) in order to identify the bad electrical results area on the wafer (Fig. 36). We understood, thanks to these measurements, that all the non conformal values were localized on the edge of the wafer. The behaviour of electrical resistance was the same for the three wafers. TSV technology optimization is currently in progress especially on the edges of the wafer, in order to increase the electrical yield.







Figure 36: Vias Electrical resistance wafer mapping

#### **Optical results**

Some pictures have been obtained with this CIS-TSV. The resolution of the sensor was a VGA format (400.000 Pixels). Optical characterizations are still in progress but the optical preliminary results have shown that:

- 20 CIS-TSV have been mounted on PCB for optical testing and all of them were functional.
- The sensitivity losses of the CIS-TSV compared to a classical CSP image sensor were less than 8%. This value was acceptable compared to the initial requirements from our customer (< 12 %).</li>
- Every 20 CIS-TSV gave images like presented in figure 37.



Figure 37: Picture from the CIS-TSV mounted on board

More optical characterizations (Quantum efficiency, dark current, spectral response) are currently in progress in order to compare optical parameters of CIS-TSV with the classical CSP image sensor. These results will be presented in a future paper.

# **CONCLUSIONS – PROSPECTS**

In this paper a new via-last (TSV) technology for CMOS Image Sensors (CIS) has been developed. Based on optimized design for a VGA product, a mask set with 4 levels has been performed. A first draft of a design rules manual has been defined and will be completed and adapted in a very near future for other products. A complete technology has been developed, including every technological steps needed for TSV technology, like bonding, thinning, deep etching, insulation, metallization, and bumping. Some of these technological steps have been precisely described in this paper. Finally, electrical tests have been performed and showed that the vias resistances were in agreement with initial customer requirement. These measurements also showed that the electrical yield was very encouraging. A mapping tool allowed to identify the failure area in order to optimize the TSV technology in this part of the wafers. The final optical characterization showed a very nice picture with optical characteristics better than expected.

In LETI, a lot of work is currently in progress in order to optimize and stabilize this technology. Additionnal characterizations are currently on going (optical and electrical). Reliability tests (thermal cycling, moisture tests and drop tests) have also been started and the results will be showed in a future paper.

#### ACKNOWLEDGMENTS

I would like to acknowledge all the co-authors of this paper for their hard work in the project. A special thanks to Dr Jean Charbonnier for his support during the correction of this paper

#### References

- Rao R. Tummala "SOP: What is it and why? A new Microsystems-Integration Technology Paradigm-Moore's Law for system integration of miniaturized convergent systems of the next decade" – IEEE Transactions On advanced Packaging – Vol 27, N° 2, may 2004 – pp 241-249
- N. Sillon et Al "Innovative flip chip solution for System on Wafer concept" – 3S workshop – September 2005 – Atlanta.
- D. Henry et Al "Through vias technology for System on wafer approach" – ENCAST Workshop Zurich – 08 & 09 november 2005.
- 4. Kenji Takahashi & Al, "Process Integration of 3D Chip Stack with Vertical Interconnection", ECTC 2004, p601.
- 5. J. Leib and M. Toepper, "New wafer level packaging technology using silicon vias contacts for optical and other sensor applications", 54<sup>th</sup> ECTC, 2004, p843.
- 6. Phil Garrou, "Opto-WLP for CMOS Imaging sensors", Semiconductor packaging, November 2006.
- 7. Deniz Sabuncuoglu Tezcan, Nga Pham, Bivragh Majeed, Piet De Moor, Wouter Ruythooren and Kris Baert, "Sloped Through Wafer Vias for 3D Wafer Level Packaging", ECTC 2007, p643
- Nga P. Pham, Deniz S. Tezcan, Bivragh Majeed, Piet De Moor, Kris Baert, Bart Swinnen and Wouter Ruythooren, "Lithography for Patterning inside through-Si Vias", 9<sup>th</sup> EPTC, december 2007, p120.